### DAY 44- 111 DAYS VERIFICATION CHALLENGE

Topic: Verilog ports

Skill: Verilog

#### DAY 44 CHALLENGE:

# 1. What are the different approaches of connecting ports in a hierarchical design? What are the pros and cons of each?

In hierarchical design, there are several ways to connect ports between modules. The most common approaches are:

• Positional Association: Ports are connected based on the order in which they appear in the module declaration and instantiation.

Pros: Simple and quick to use for small modules.

Cons: Error-prone, especially for modules with many ports, as it relies on the exact order of the ports.

• Named Association: Ports are connected using the names of the ports, rather than their positions.

Pros: Clear and less error-prone as each port is explicitly connected by name.

Easier to maintain and modify, especially in large designs.

Cons: Can be verbose for modules with many ports.

• Mixed Association: A combination of positional and named associations.

Pros: Flexibility to use positional for some ports and named for others.

Cons: Can be confusing and hard to read if not used carefully.

# 2. Can there be full or partial no-connects to a multi-bit port of a module during its instantiation?

Yes, it's possible to have full or partial no-connects to a multi-bit port during module instantiation.

• Full No-Connect: The entire port is left unconnected. This means the port will not be connected to any signal.

• Partial No-Connect: Only some bits of the port are connected, while others are left unconnected.

Pros: Useful for saving resources when certain bits are not needed.

Cons: Unconnected bits may lead to unpredictable behavior if not properly handled (e.g., floating signals).

# 3. What happens to the logic after synthesis, that is driving an unconnected output port that is left open (that is, no connect) during its module instantiation?

When an output port is left unconnected (no connect) in a module instantiation, the synthesis tool typically optimizes away the logic driving that port. This is because the logic does not contribute to the overall functionality of the design.

# 4. What value is sampled by the logic from an input port that is left open (that is, no-connect) during its module instantiation?

If an input port is left unconnected during instantiation, the value sampled by the logic can depend on the simulation tool or synthesis behavior. Generally:

- Simulation: The simulator may set the value to 'X' (unknown) or a specific value (like 0) depending on the tool's settings.
- Synthesis: Unconnected inputs might be treated as tied to a constant logic level (e.g., 0 or 1) based on synthesis rules or tool options. However, this is not recommended as it can lead to unpredictable behavior.

## 5. How is the connectivity established in Verilog when connecting wires of different widths?

When connecting wires of different widths in Verilog:

- Narrower to Wider: The narrower signal is zero-padded (or sign-extended if necessary) to match the width of the wider signal.
- Wider to Narrower: The higher bits of the wider signal are truncated.

Verilog does not automatically handle these cases, so the designer must ensure correct signal alignment and width matching.

# 6. Can to use a Verilog function to define the width of a multi-bit port, wire, or reg type?

Yes, a Verilog function can be used to define the width of a multi-bit port, wire, or reg type. This is often done in parameterized modules, where the function calculates the width based on certain parameters.

```
module my_module #(parameter WIDTH = 8) (
    input [WIDTH-1:0] data_in,
    output [WIDTH-1:0] data_out
);
    // Module implementation
endmodule
```

## 7. Create a bi-directional net with assignments influencing both source and destination?

In Verilog, bi-directional signals are typically handled using inout ports. However, assignments influencing both source and destination must be carefully managed to avoid contention.

```
wire [7:0] data_bus;
assign data_bus = (control_signal) ? source : 8'bz;
assign destination = data bus;
```

In this example, data\_bus can either drive data from source or be driven by another source, depending on the control signal.

# 8. What if multiple procedural assignments made to the same reg variable in an always block?

Multiple procedural assignments to the same reg variable in a single always block are not allowed and will result in a compile-time error. This is because it creates ambiguity about which assignment should take precedence.

```
always @(posedge clk) begin
    reg_var = 1;
    reg_var = 0; // Error: Multiple assignments
end
```

### 9. What will be the result of this instantiation?

### Module adder

```
Reg A, B,C_IN, SUM;
```

Wire C\_OUT;

1\_bit\_adder fa(SUM, COUT, A, B, C\_IN) // instantiate 1 bit adder, call it fa1

<stimulus>

### **Endmoudle**

(Hint: o/p port SUM in fal is connected to reg variable SUM in module adder)

The output port SUM in 1\_bit\_adder is connected to the reg variable SUM in the adder module. This is perfectly valid, as reg types can be used to drive outputs. The result of this instantiation will depend on the behavior of the 1\_bit\_adder module, which isn't defined in the question.

If 1\_bit\_adder expects the output to be driven internally (by procedural or continuous assignment), the connection should work as expected. However, if SUM is not properly driven within the 1\_bit\_adder, the output may not reflect the intended value.